**RESEARCH ARTICLE** 

**OPEN ACCESS** 

# A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier using Modified CSA

Nishi Pandey, Virendra Singh

Sagar Institute of Research & Technology Bhopal

# Abstract

Due to advancement of new technology in the field of VLSI and Embedded system, there is an increasing demand of high speed and low power consumption processor. Speed of processor greatly depends on its multiplier as well as adder performance. In spite of complexity involved in floating point arithmetic, its implementation is increasing day by day. Due to which high speed adder architecture become important. Several adder architecture designs have been developed to increase the efficiency of the adder. In this paper, we introduce an architecture that performs high speed IEEE 754 floating point multiplier using modified carry select adder (CSA). Modified CSA depend on booth encoder (BEC) Technique. Booth encoder, Mathematics is an ancient Indian system of Mathematics. Here we are introduced two carry select based design. These designs are implementation Xilinx Vertex device family.

**Keywords**— IEEE754, Single Precision Floating Point (SP FP), Double Precision Floating Point (DP FP), Binary to Execess-1 ()

## I. INTRODUCTION

The real numbers represented in binary format are known as floating point numbers. Based on IEEE-754 standard, floating point formats are classified into binary and decimal interchange formats. Floating point multipliers are very important in dsp applications. This paper focuses on double precision normalized binary interchange format. Figure 1 shows the IEEE-754 double precision binary format representation. Sign (s) is represented with one bit, exponent (e) and fraction (m or mantissa) are represented with eleven and fifty two bits respectively. For a number is said to be a normalized number, it must consist of one' in the MSB of the significand and exponent is greater than zero and smaller than 1023. The real number is represented by equations (i) & (2).

 $Z = (-1^{\sigma}) \times 2^{(E-Bia\sigma)} \times (1.M)$ 

 $\zeta \alpha \lambda \upsilon \varepsilon = (-1^{\sigma \iota \gamma \nu \beta \iota \tau}) \times 2^{(E\xi \pi \circ \nu \varepsilon \nu \tau - 1023)} \times (1.M \alpha \nu \tau \iota \sigma \sigma \alpha)$ 

| Sign Bit | Biased Exponent | Significand |
|----------|-----------------|-------------|
| 1-bit    | 8/11-bit        | 23/52-bit   |

#### Figure 1: IEEE 754 Single Precision and Double Precision Floating Point Format

# 0 IEEE 754 STANDARD FLOATING POINT MULTIPICATION ALGORITHM

A brief overview of floating point multiplication has been explained below [5-6].

- $\square$  Both sign bits S<sub>1</sub>, S<sub>2</sub> are need to be Xoring together, then the result will be sign bit of the final product.
- $\Box$  Both the exponent bits  $E_1$ ,  $E_2$  are added together, then subtract bias value from it. So, we get exponent field of the final product.
- $\Box$  Significand bits Sig<sub>1</sub> and Sig<sub>2</sub> of both the operands are multiply including their hidden bits.
- □ Normalize the product found in step 3 and change the exponent accordingly. After normalization, the leading −1 —will become the hidden bit.

Above algorithm of multiplication algorithm is shown in Biasing makes the values of exponents within an unsigned range suitable for high speed comparison.





www.ijera.com

### II. MODIFIED CSA

Figure 3 shows schematic of the 8-bit modified CSA using dual RCA. The structure consists of three groups with different bit size dual RCA. Figure 4 shows the group 2 of the CSA in details and calculation of area (cost) and delay. The delay and area evaluation methodology considers all gates to be made up of AND, OR, and Inverter (AOI), each having delay equal to 1 unit and area equal to 1 unit. We then add up the number of gates in the longest path of a logic block that contributes to the maximum delay. The area evaluation is done by counting the total number of AOI gates required for each logic block. Based on this approach, the CSLA adder blocks of 2:1 mux, Half Adder (HA), and FA are evaluated and listed in Table I.



Figure 3: 8-bit Modified CSA with dual RCA

| Adder Blocks | Delay | Area |
|--------------|-------|------|
|              |       |      |
| XOR          | 3     | 5    |
| 2:1 MUX      | 3     | 4    |
| Half adder   | 3     | 6    |
| Full adder   | 6     | 13   |





In figure 4, basic structure of 6:3 MUX using two full adders, each full adder given one input and one carry. So group two 3:2 RCA used one Cin=0 and one Cin=1. Each RCA gives two outputs and one carry. So overall four outputs and two carry passing through the mux. MUX select the RCA depend on previous carry.



Figure 5: 8-bit Modified CSA with RCA and BEC

The structure consists of three groups with different bit size RCA and BEC. The group 2 has one 2-B RCA which has1 full adder (FA) and 1half adder (HA) for Cin = 0 and a 3-B BEC is used instead of another 2-b RCA with Cin = 1. In similar manner the area and power delay can be calculated for each group. Figure 6 shows the group 2 of the BEC in detail and calculation of area and delay.

Booth encoding is a techniques to reduce the number of partial products in n-bit encoder. Booth encoder change the binary to excess-1 converter is used to reduce the area and power consumption in CSA. Figure 6 shows the basic structure of 3-b BEC. The Boolean expressions of the 3-b BEC is as

$$X0 = \sim B0 \tag{1}$$

Table II: Function Table of 3-bit Booth Encoder

| Binary[2:0] | Excess- 1[2:0] |
|-------------|----------------|
| 000         | 001            |
| 001         | 010            |
| 010         | 011            |
|             |                |
|             |                |
| 111         | 000            |



Figure 6:3-bit Booth Encoder

$$X1 = B0^{B1}$$
 (2)  
 $X2 = B2^{(B0 \& B1 \& B2)}$  (3)

Table III: Comparison of the delay and cost of the 8bit modified CSA with dual RCA and 8-bit modified

| Group   | Previous Work |      | Propos | ed Work |
|---------|---------------|------|--------|---------|
|         | Delay         | Area | Delay  | Area    |
| Group 1 | 12            | 19   | 12     | 19      |
| Group 2 | 21            | 57   | 23     | 43      |
| Group 3 | 39            | 117  | 42     | 89      |

# III. PROPOSED DESIGN

IEEE754 standard floating point In representation, 8 bit Exponent field in single precision floating point (SP FP) representation and 11 bit in double precision floating point (DP FP) representation are need to add with another 8 bit exponent and 11 bit exponent respectively, in order to multiply floating point numbers represented in IEEE 754 standard as explained earlier. Ragini et al. [10] has used parallel adder for adding exponent bits in floating point multiplication algorithm. We proposed the use of 8-bit modified CSA with dual RCA and 8bit modified CSA with RCA and BEC for adding the exponent bits. We have found the improved area of 8bit modified Carry select adder with RCA and BEC over the 8-bit modified CSA with dual RCA.

#### o Sign bit calculation

To calculate the sign bit of the resultant product for SP FP and DP FP multiplier, the same strategy will work. We just need to XOR together the sign bits of both the operands. If the resultant bit is  $_1$ ', then the final product will be a negative number. If the resultant bit is  $_0$ ', then the final product will be a positive number.

# o Exponent bit calculation

Add the exponent bits of both the operands together, and then the bias value (127 for SPFP and 1023 for DPFP) is subtracted from the result of addition. This result may not be the exponent bits of the final product. After the significand multiplication, normalization has to be done for it. According to the normalized value, exponents need to be adjusted. The adjusted exponent will be the exponent bits of the final product.

#### o Significand bit calculation

Significand bits including the one hidden bit are need to be multiply, but the problem is the length of the operands. Number of bits of the operand will become 24 bits in case of SP FP representation and it will be 53 bits in case of DP FP representation, which will result the 48 bits and 106 bits product value respectively. In this paper we use the technique of break up the operands into different groups then multiply them. We get many product terms, add them together carefully by shifting them according to which part of one operand is multiplied by which part of the other operand. We have decomposed the significand bits of both the operands ain four groups. Multiply each group of one operand by each group of second operand. We get 16 product terms. Then we add all of them together very carefully by shifting the term to the left according to which groups of the operands are involved in the product term.

## IV. SIMULATION RESULT

All the designing and experiment regarding algorithm that we have mentioned in this paper is being developed on Xilinx 6.2i updated version. Xilinx 6.2i has couple of the striking features such as low memory requirement, fast debugging, and low cost. The latest release of ISE<sup>TM</sup> (Integrated Software Environment) design tool provides the low memory requirement approximate 27 percentage low. ISE 6.2i that provides advanced tools like smart compile technology with better usage of their computing hardware provides faster timing closure and higher quality of results for a better time to designing solution.

These designs were compared with IEEE-754 floating point multiplier architecture proposed by Ragini et al. [10] to show for the improvements obtained.

So Ragini et al. [10] architecture is best in all these architectures. Implementing the Ragini et al. [10], proposed architecture IEEE-754 floating point design has been captured by VHDL and the functionality is verified by RTL and gate level simulation. To estimate the number of slice, number of 4-i/p LUTs and maximum combinational path delay (MCPD). Comparison of Xilinx result is given in Table IV-V respectively.

| Design              | Exponent Adder           | No. of | No. of No. of 4 |        |
|---------------------|--------------------------|--------|-----------------|--------|
|                     |                          |        | input           | (ns)   |
|                     |                          |        | LUTs            |        |
| DD ED               | Com Skin addar           | 16     | 27              | 17.077 |
| DFFF                | Carry Skip adder         | 10     | 27              | 17.977 |
| (Ragini et          | Parallel adder           | 13     | 22              | 20.253 |
| al.)                | Carry select adder       | 13     | 23              | 15.573 |
| Proposed            | Modified CSA<br>with     | 17     | 29              | 15 341 |
| Work                | dual RCA                 | 17     |                 | 10.011 |
|                     | Modified CSA<br>with     | 11     | 21              | 13.547 |
|                     | KCA and BEC              |        |                 |        |
| SP FP               | Carry Skip adder         | 11     | 20              | 12.865 |
| (Ragini et          | Ragini et Parallel adder |        | 16              | 16.299 |
| al.) Carry select a |                          | 9      | 16              | 12.801 |
| Proposed            | Modified CSA<br>with     | 11     | 19              | 12.593 |
| Work                | dual RCA                 |        |                 |        |
|                     | Modified CSA<br>with     | 9      | 15              | 10.117 |
|                     | RCA and BEC              |        |                 |        |

| Table IV: Comparisons result for Exponent A | lder |
|---------------------------------------------|------|
| used in SPFP and DPFP Multiplier            |      |

We have implemented the modified CSA with RCA and BEC for SP FP on vertexE whose RTL (Resistor Transistor Logic) view is shown as figure 7.

| Table V: Device utilization summary (VertexE-     |
|---------------------------------------------------|
| XCV50e-8cs144) of SP FP multiplier using modified |
| CSA with RCA and REC                              |

| CDIT with Relit and DEC                       |                  |               |  |
|-----------------------------------------------|------------------|---------------|--|
|                                               | SP FP Multiplier |               |  |
|                                               | Ragini et al.    | Proposed Work |  |
| No. of Slices                                 | 353              | 325           |  |
| No. of 4 input LUTs                           | 610              | 615           |  |
| No. of bounded IOBs                           | 121              | 98            |  |
| Maximum<br>combinational path<br>delay(in ns) | 22.021           | 19.255        |  |



Figure 7: RTL view of SP FP Multiplier using modified CSA with RCA and BEC

# V. CONCLUSION

IEEE754 standarize two basic formats for representing floating point numbers namely, single precision floating point and double precision floating point. Floating point arithmetics has vast applications in many areas like robotics and DSP. Delay provided and area required by hardware are the two key factors which are need to be consider Here we present single precision floating point multiplier by using two different adders namely modified CSA with dual RCA and modified CSA with RCA and BEC.

Among all two adders, modified CSA with RCA and BEC is the least amount of Maximum combinational path delay (MCDP). Also, it takes least number of slices i.e. occupy least area among all two adders.

# REFRENCES

- B. Fagin and C. Renard, "Field Programmable Gate Arrays and Floating Point Arithmetic," IEEE Transactions on VLS1, vol. 2, no. 3, pp. 365-367, 1994.
- [2] N. Shirazi, A. Walters, and P. Athanas, "Quantitative Analysis of Floating Point Arithmetic on FPGA Based Custom Computing Machines," Proceedings of the IEEE Symposium on FPGAs for Custom Computing Machines (FCCM"95), pp.155-162, 1995.
- [3] Malik and S. -B. Ko, —A Study on the Floating-Point Adder in FPGAsl, in Canadian Conference on Electrical and Computer Engineering (CCECE-06), (2006) May, pp. 86–89.
- [4] D. Sangwan and M. K. Yadav, —Design and Implementation of Adder/Subtractor and Multiplication Units for Floating-Point Arithmetic. in International Journal of Electronics Engineering, (2010), pp. 197-203.
- [5] M. K. Jaiswal and R. C. C. Cheung, —High Performance FPGA Implementation of Double Precision Floating Point Adder/Subtractorl, in International Journal of Hybrid Information Technology,

www.ijera.com

vol. 4, no. 4, (2011) October.

- [6] L. Louca, T. A. Cook and W. H. Johnson, —Implementation of IEEE Single Precision Floating Point Addition and Multiplication on FPGAsl, Proceedings of 83rd IEEE Symposium on FPGAs for Custom Computing Machines (FCCM"96), (1996), pp. 107–116.
- [7] Jaenicke and W. Luk, "Parameterized Floating-Point Arithmetic on FPGAs", Proc. of IEEE ICASSP, vol. 2, (2001), pp. 897-900.
- [8] Lee and N. Burgess, —Parameterisable Floating-point Operations on FPGAI, Conference Record of the Thirty-Sixth Asilomar Conference on Signals, Systems, and Computers, (2002).
- [9] M. Al-Ashrafy, A. Salem, W. Anis, —An Efficient Implementation of Floating Point Multiplierl, Saudi International Electronics, Communications and Photonics Conference (SIECPC), (2011) April 24-26, pp. 1-5.
- [10] Ragini Parte and Jitendra Jain, "Analysis of Effects of using Exponent Adders in IEEE-754 Multiplier by VHDL", 2015 International Conference on Circuit, Power and Computing Technologies [ICCPCT] 978-1-4799-7074-2/15/\$31.00 ©2015 IEEE.